2017-10-13 06:38:02 +00:00
|
|
|
//: operating directly on a register
|
|
|
|
|
|
|
|
:(scenario add_r32_to_r32)
|
|
|
|
% Reg[0].i = 0x10;
|
|
|
|
% Reg[3].i = 1;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
01 d8 # add EBX to EAX
|
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: add EBX to r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-13 06:38:02 +00:00
|
|
|
+run: storing 0x00000011
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x01: { // add r32 to r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t arg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "add " << rname(arg2) << " to r/m32" << end();
|
2017-10-13 06:38:02 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
BINARY_ARITHMETIC_OP(+, *arg1, Reg[arg2].i);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
:(code)
|
|
|
|
// Implement tables 2-2 and 2-3 in the Intel manual, Volume 2.
|
|
|
|
// We return a pointer so that instructions can write to multiple bytes in
|
|
|
|
// 'Mem' at once.
|
|
|
|
int32_t* effective_address(uint8_t modrm) {
|
|
|
|
uint8_t mod = (modrm>>6);
|
|
|
|
// ignore middle 3 'reg opcode' bits
|
|
|
|
uint8_t rm = modrm & 0x7;
|
2018-01-25 06:43:05 +00:00
|
|
|
uint32_t addr = 0;
|
2017-10-13 06:38:02 +00:00
|
|
|
switch (mod) {
|
|
|
|
case 3:
|
|
|
|
// mod 3 is just register direct addressing
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "r/m32 is " << rname(rm) << end();
|
2018-01-25 06:43:05 +00:00
|
|
|
return &Reg[rm].i;
|
|
|
|
// End Mod Special-cases(addr)
|
2017-10-13 06:38:02 +00:00
|
|
|
default:
|
|
|
|
cerr << "unrecognized mod bits: " << NUM(mod) << '\n';
|
|
|
|
exit(1);
|
|
|
|
}
|
2018-01-25 06:43:05 +00:00
|
|
|
//: other mods are indirect, and they'll set addr appropriately
|
2018-07-09 05:33:15 +00:00
|
|
|
return mem_addr_i32(addr);
|
2017-10-13 06:38:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
//:: subtract
|
|
|
|
|
|
|
|
:(scenario subtract_r32_from_r32)
|
|
|
|
% Reg[0].i = 10;
|
|
|
|
% Reg[3].i = 1;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
29 d8 # subtract EBX from EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: subtract EBX from r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-13 06:38:02 +00:00
|
|
|
+run: storing 0x00000009
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x29: { // subtract r32 from r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t arg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "subtract " << rname(arg2) << " from r/m32" << end();
|
2017-10-13 06:38:02 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
BINARY_ARITHMETIC_OP(-, *arg1, Reg[arg2].i);
|
|
|
|
break;
|
|
|
|
}
|
2017-10-13 07:54:59 +00:00
|
|
|
|
|
|
|
//:: and
|
|
|
|
|
|
|
|
:(scenario and_r32_with_r32)
|
|
|
|
% Reg[0].i = 0x0a0b0c0d;
|
|
|
|
% Reg[3].i = 0x000000ff;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
21 d8 # and EBX with destination EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: and EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-13 07:54:59 +00:00
|
|
|
+run: storing 0x0000000d
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x21: { // and r32 with r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t arg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "and " << rname(arg2) << " with r/m32" << end();
|
2017-10-13 07:54:59 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
BINARY_BITWISE_OP(&, *arg1, Reg[arg2].u);
|
|
|
|
break;
|
|
|
|
}
|
2017-10-13 08:05:53 +00:00
|
|
|
|
|
|
|
//:: or
|
|
|
|
|
|
|
|
:(scenario or_r32_with_r32)
|
|
|
|
% Reg[0].i = 0x0a0b0c0d;
|
|
|
|
% Reg[3].i = 0xa0b0c0d0;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
09 d8 # or EBX with destination EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: or EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-13 08:05:53 +00:00
|
|
|
+run: storing 0xaabbccdd
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x09: { // or r32 with r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t arg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "or " << rname(arg2) << " with r/m32" << end();
|
2017-10-13 08:05:53 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
BINARY_BITWISE_OP(|, *arg1, Reg[arg2].u);
|
|
|
|
break;
|
|
|
|
}
|
2017-10-13 08:13:33 +00:00
|
|
|
|
|
|
|
//:: xor
|
|
|
|
|
|
|
|
:(scenario xor_r32_with_r32)
|
|
|
|
% Reg[0].i = 0x0a0b0c0d;
|
|
|
|
% Reg[3].i = 0xaabbc0d0;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
31 d8 # xor EBX with destination EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: xor EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-13 08:13:33 +00:00
|
|
|
+run: storing 0xa0b0ccdd
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x31: { // xor r32 with r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t arg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "xor " << rname(arg2) << " with r/m32" << end();
|
2017-10-13 08:13:33 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
BINARY_BITWISE_OP(^, *arg1, Reg[arg2].u);
|
|
|
|
break;
|
|
|
|
}
|
2017-10-13 08:23:55 +00:00
|
|
|
|
|
|
|
//:: not
|
|
|
|
|
|
|
|
:(scenario not_r32)
|
|
|
|
% Reg[3].i = 0x0f0f00ff;
|
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
f7 c3 # not EBX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 000 (unused) 011 (dest EBX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: 'not' of r/m32
|
|
|
|
+run: r/m32 is EBX
|
2017-10-13 08:23:55 +00:00
|
|
|
+run: storing 0xf0f0ff00
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0xf7: { // xor r32 with r/m32
|
|
|
|
uint8_t modrm = next();
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "'not' of r/m32" << end();
|
2017-10-13 08:23:55 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
*arg1 = ~(*arg1);
|
|
|
|
trace(2, "run") << "storing 0x" << HEXWORD << *arg1 << end();
|
|
|
|
SF = (*arg1 >> 31);
|
|
|
|
ZF = (*arg1 == 0);
|
|
|
|
OF = false;
|
|
|
|
break;
|
|
|
|
}
|
2017-10-15 05:53:18 +00:00
|
|
|
|
2017-10-15 07:06:37 +00:00
|
|
|
//:: compare (cmp)
|
2017-10-15 05:53:18 +00:00
|
|
|
|
|
|
|
:(scenario compare_r32_with_r32_greater)
|
|
|
|
% Reg[0].i = 0x0a0b0c0d;
|
|
|
|
% Reg[3].i = 0x0a0b0c07;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
39 d8 # compare EBX with EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: compare EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-15 05:53:18 +00:00
|
|
|
+run: SF=0; ZF=0; OF=0
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
2017-10-15 06:33:27 +00:00
|
|
|
case 0x39: { // set SF if r/m32 < r32
|
2017-10-15 05:53:18 +00:00
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t reg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "compare " << rname(reg2) << " with r/m32" << end();
|
2017-10-15 05:53:18 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
int32_t arg2 = Reg[reg2].i;
|
|
|
|
int32_t tmp1 = *arg1 - arg2;
|
|
|
|
SF = (tmp1 < 0);
|
|
|
|
ZF = (tmp1 == 0);
|
|
|
|
int64_t tmp2 = *arg1 - arg2;
|
|
|
|
OF = (tmp1 != tmp2);
|
|
|
|
trace(2, "run") << "SF=" << SF << "; ZF=" << ZF << "; OF=" << OF << end();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
:(scenario compare_r32_with_r32_lesser)
|
|
|
|
% Reg[0].i = 0x0a0b0c07;
|
|
|
|
% Reg[3].i = 0x0a0b0c0d;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
39 d8 # compare EBX with EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: compare EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-15 05:53:18 +00:00
|
|
|
+run: SF=1; ZF=0; OF=0
|
|
|
|
|
|
|
|
:(scenario compare_r32_with_r32_equal)
|
|
|
|
% Reg[0].i = 0x0a0b0c0d;
|
|
|
|
% Reg[3].i = 0x0a0b0c0d;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
39 d8 # compare EBX with EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: compare EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-15 05:53:18 +00:00
|
|
|
+run: SF=0; ZF=1; OF=0
|
2017-10-15 07:06:37 +00:00
|
|
|
|
|
|
|
//:: copy (mov)
|
|
|
|
|
|
|
|
:(scenario copy_r32_to_r32)
|
|
|
|
% Reg[3].i = 0xaf;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
89 d8 # copy EBX to EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: copy EBX to r/m32
|
|
|
|
+run: r/m32 is EAX
|
2017-10-15 07:06:37 +00:00
|
|
|
+run: storing 0x000000af
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x89: { // copy r32 to r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t reg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "copy " << rname(reg2) << " to r/m32" << end();
|
2017-10-15 07:06:37 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
|
|
|
*arg1 = Reg[reg2].i;
|
|
|
|
trace(2, "run") << "storing 0x" << HEXWORD << *arg1 << end();
|
|
|
|
break;
|
|
|
|
}
|
2017-10-18 07:57:46 +00:00
|
|
|
|
2017-12-31 07:20:15 +00:00
|
|
|
//:: xchg
|
|
|
|
|
|
|
|
:(scenario xchg_r32_with_r32)
|
|
|
|
% Reg[3].i = 0xaf;
|
2018-01-04 07:16:30 +00:00
|
|
|
% Reg[0].i = 0x2e;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
87 d8 # exchange EBX with EAX
|
2018-01-24 20:59:14 +00:00
|
|
|
# ModR/M in binary: 11 (direct mode) 011 (src EBX) 000 (dest EAX)
|
2018-01-25 05:01:47 +00:00
|
|
|
+run: exchange EBX with r/m32
|
|
|
|
+run: r/m32 is EAX
|
|
|
|
+run: storing 0x000000af in r/m32
|
2018-01-24 10:47:49 +00:00
|
|
|
+run: storing 0x0000002e in EBX
|
2017-12-31 07:20:15 +00:00
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x87: { // exchange r32 with r/m32
|
|
|
|
uint8_t modrm = next();
|
|
|
|
uint8_t reg2 = (modrm>>3)&0x7;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "exchange " << rname(reg2) << " with r/m32" << end();
|
2017-12-31 07:20:15 +00:00
|
|
|
int32_t* arg1 = effective_address(modrm);
|
2018-01-04 07:16:30 +00:00
|
|
|
int32_t tmp = *arg1;
|
2017-12-31 07:20:15 +00:00
|
|
|
*arg1 = Reg[reg2].i;
|
2018-01-04 07:16:30 +00:00
|
|
|
Reg[reg2].i = tmp;
|
2018-01-25 05:01:47 +00:00
|
|
|
trace(2, "run") << "storing 0x" << HEXWORD << *arg1 << " in r/m32" << end();
|
2018-01-24 10:47:49 +00:00
|
|
|
trace(2, "run") << "storing 0x" << HEXWORD << Reg[reg2].i << " in " << rname(reg2) << end();
|
2017-12-31 07:20:15 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2017-10-18 07:57:46 +00:00
|
|
|
//:: push
|
|
|
|
|
|
|
|
:(scenario push_r32)
|
|
|
|
% Reg[ESP].u = 0x64;
|
2017-10-18 09:13:34 +00:00
|
|
|
% Reg[EBX].i = 0x0000000a;
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
53 # push EBX to stack
|
|
|
|
+run: push EBX
|
2017-10-18 09:27:56 +00:00
|
|
|
+run: decrementing ESP to 0x00000060
|
2017-10-18 07:57:46 +00:00
|
|
|
+run: pushing value 0x0000000a
|
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
2017-10-18 08:42:51 +00:00
|
|
|
case 0x50:
|
|
|
|
case 0x51:
|
|
|
|
case 0x52:
|
|
|
|
case 0x53:
|
|
|
|
case 0x54:
|
|
|
|
case 0x55:
|
|
|
|
case 0x56:
|
2017-10-18 09:00:44 +00:00
|
|
|
case 0x57: { // push r32 to stack
|
2017-10-18 08:42:51 +00:00
|
|
|
uint8_t reg = op & 0x7;
|
2018-01-24 10:47:49 +00:00
|
|
|
trace(2, "run") << "push " << rname(reg) << end();
|
2017-10-18 09:27:56 +00:00
|
|
|
push(Reg[reg].u);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
:(code)
|
|
|
|
void push(uint32_t val) {
|
2017-10-18 07:57:46 +00:00
|
|
|
Reg[ESP].u -= 4;
|
2017-10-18 09:27:56 +00:00
|
|
|
trace(2, "run") << "decrementing ESP to 0x" << HEXWORD << Reg[ESP].u << end();
|
|
|
|
trace(2, "run") << "pushing value 0x" << HEXWORD << val << end();
|
2018-07-09 05:33:15 +00:00
|
|
|
write_mem_u32(Reg[ESP].u, val);
|
2017-10-18 07:57:46 +00:00
|
|
|
}
|
2017-10-18 09:13:34 +00:00
|
|
|
|
|
|
|
//:: pop
|
|
|
|
|
|
|
|
:(scenario pop_r32)
|
|
|
|
% Reg[ESP].u = 0x60;
|
2018-07-09 05:33:15 +00:00
|
|
|
% write_mem_i32(0x60, 0x0000000a);
|
2018-01-24 20:59:14 +00:00
|
|
|
# op ModR/M SIB displacement immediate
|
2018-01-24 10:47:49 +00:00
|
|
|
5b # pop stack to EBX
|
|
|
|
+run: pop into EBX
|
2017-10-18 09:13:34 +00:00
|
|
|
+run: popping value 0x0000000a
|
2017-10-18 09:27:56 +00:00
|
|
|
+run: incrementing ESP to 0x00000064
|
2017-10-18 09:13:34 +00:00
|
|
|
|
|
|
|
:(before "End Single-Byte Opcodes")
|
|
|
|
case 0x58:
|
|
|
|
case 0x59:
|
|
|
|
case 0x5a:
|
|
|
|
case 0x5b:
|
|
|
|
case 0x5c:
|
|
|
|
case 0x5d:
|
|
|
|
case 0x5e:
|
|
|
|
case 0x5f: { // pop stack into r32
|
|
|
|
uint8_t reg = op & 0x7;
|
2018-01-24 10:47:49 +00:00
|
|
|
trace(2, "run") << "pop into " << rname(reg) << end();
|
2017-10-18 09:27:56 +00:00
|
|
|
Reg[reg].u = pop();
|
2017-10-18 09:13:34 +00:00
|
|
|
break;
|
|
|
|
}
|
2017-10-18 09:27:56 +00:00
|
|
|
:(code)
|
|
|
|
uint32_t pop() {
|
2018-07-09 05:33:15 +00:00
|
|
|
uint32_t result = read_mem_u32(Reg[ESP].u);
|
2017-10-18 09:27:56 +00:00
|
|
|
trace(2, "run") << "popping value 0x" << HEXWORD << result << end();
|
|
|
|
Reg[ESP].u += 4;
|
|
|
|
trace(2, "run") << "incrementing ESP to 0x" << HEXWORD << Reg[ESP].u << end();
|
|
|
|
return result;
|
|
|
|
}
|